| Student Name:  Student Number:  School:                                                      |
|----------------------------------------------------------------------------------------------|
| Year of Entrance:                                                                            |
|                                                                                              |
|                                                                                              |
| ShanghaiTech University Final Examination Cover Sheet                                        |
|                                                                                              |
| Academic Year: 2021 to 2022                                                                  |
| Term: 2                                                                                      |
| Teaching School: School of Information Science and Technology                                |
| Instructor: <u>zhuzhifeng,lijuan</u>                                                         |
| Course Name: <u>Digital Circuits</u>                                                         |
| Course Number: <u>EE115B.01</u>                                                              |
|                                                                                              |
| Exam Instructions for Students:                                                              |
| 1. All examination rules must be strictly observed during the entire exam, and any form of   |
| cheating is prohibited.                                                                      |
| cheating to promotion.                                                                       |
| 2. Other than allowable materials, students taking closed-book tests must place their books, |

notes, tablets and any other electronic devices in places designated by the examiners.

examiners. They must complete the exam independently without discussion with each other

3.Students taking open-book tests may use allowable materials authorized by the

## For Marker's Use:

or exchange of materials.

| Section | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | Total |
|---------|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|----|-------|
| Marks   |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |       |
| Recheck |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |       |

| Marker's Signature: | Reviewer's Signature: |
|---------------------|-----------------------|
| Date:               | Date:                 |

| a)    | The number in 2's complement form is 11111011111, write down its decimal value.                                                                                                                                                                                                      |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| b)    | Expand the 2's complement 1111001 to 10 bits.                                                                                                                                                                                                                                        |
| 2. Pa | roof the following two statements are equivalent (5 points)  The 2's complement is obtained by adding 1 to the 1's complement.  To go from the 2's complement form back to true binary, take the 1's complement of the 2's complement number and add 1 to the least significant bit. |
|       |                                                                                                                                                                                                                                                                                      |
| 3. D  | braw the circuit diagram (using MOSFET) of the 3-input AND gate. (3 points)                                                                                                                                                                                                          |

1. Perform the following calculations (4 points, 2 points each)

| 4. Which of the following statements are correct? (3 points)                                                    |
|-----------------------------------------------------------------------------------------------------------------|
| (a) N-type semiconductor has excessive electrons                                                                |
| (b) N-type semiconductor has excessive holes                                                                    |
| (c) A donor atom moves E <sub>F</sub> higher                                                                    |
| (d) A donor atom moves $E_F$ lower                                                                              |
| 5. Proof AB+A'C+BCD=AB+A'C. Karnaugh map and truth table are not allowed. (5 points)                            |
| 6. Draw the circuit of the logic expression A'BC+AB'C+ABC', using only two input AND and NAND gates. (5 points) |

- 7. For the traffic light example discussed in the lecture note 7-Combinational Logic Analysis-publish.pdf, define light on is 0 and light off is 1. For the normal state, define the output as 1. For the problematic state, define the output as 0. Redesign the circuit using only NAND gate. (6 points)
- a) Write down the truth table (2 points)
- b) Write down the Boolean expression (2 points)
- c) Design the circuit using only NAND gates. (2 points)

- 8. Design the full adder by circling 0 in the Karnaugh map (6 points)
- a) Write down the truth table (2 points)
- b) Draw the Karnaugh map and simplify the expression (2 points)
- c) Draw the circuit (2 points)

9. The truth table and functionality table of the priority encoder 74HC148 are shown below. Use two 74HC148 to construct a 16-4 encoder. Define the inputs as  $I_{15}$ ' to  $I_0$ ', the outputs as  $Z_3$ ' to  $Z_0$ ', i.e., active LOW. (7 points)

|     |        |        |        | 输入     |        |        |        |        |        |        | 输出     |              |               |
|-----|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------------|---------------|
| S'  | $I_0'$ | $I_1'$ | $I_2'$ | $I_3'$ | $I_4'$ | $I_5'$ | $I_6'$ | $I_7'$ | $Y_2'$ | $Y_1'$ | $Y_0'$ | $Y_{\rm S}'$ | $Y'_{\rm EN}$ |
| 1   | ×      | ×      | ×      | ×      | ×      | ×      | ×      | ×      | 1      | 1      | 1      | 1            | 1             |
| 0   | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 0            | 1             |
| 0   | ×      | ×      | ×      | ×      | ×      | ×      | ×      | 0      | 0      | 0      | 0      | 1            | 0             |
| 0   | ×      | ×      | ×      | ×      | ×      | ×      | 0      | 1      | 0      | 0      | 1      | 1            | 0             |
| 0   | ×      | ×      | ×      | ×      | ×      | 0      | 1      | 1      | 0      | 1      | 0      | 1            | 0             |
| 0   | ×      | ×      | ×      | ×      | 0      | 1      | 1      | 1      | 0      | 1      | 1      | 1            | 0             |
| 0   | ×      | ×      | ×      | 0      | 1      | 1      | 1      | 1      | 1      | 0      | 0      | 1            | 0             |
| 0   | ×      | ×      | 0      | 1      | 1      | 1      | 1      | 1      | 1      | 0      | 1      | 1            | 0             |
| 0 * | ×      | 0      | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 0      | 1            | 0             |
| 0   | 0      | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1            | 0             |



| Y's | $Y_{EX}$ | 状态       |
|-----|----------|----------|
| 1   | 1        | 不工作      |
| 0   | 1        | 工作, 但无输入 |
| 1   | 0        | 工作, 且有输入 |
| 0   | 0        | 不可能出现    |

10. The truth table and chip diagram of the decoder 74HC138 are shown below. Use two 74HC138 to construct a 4-16 decoder. Define the inputs as  $A_3$  to  $A_0$ , the outputs as  $Y_{15}$ ' to  $Y_0$ '(7 points)

|       |                                  | 输入    |           |       | 输出     |        |        |        |        |        |        |        |  |
|-------|----------------------------------|-------|-----------|-------|--------|--------|--------|--------|--------|--------|--------|--------|--|
| $S_1$ | S' <sub>2</sub> +S' <sub>3</sub> | $A_2$ | $A_{\pm}$ | $A_0$ | $Y_0'$ | $Y_1'$ | $Y_2'$ | $Y_3'$ | $Y_4'$ | $Y_5'$ | $Y_6'$ | $Y_7'$ |  |
| 0     | ×                                | ×     | ×         | ×     | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1      |  |
| ×     | 1                                | ×     | ×         | ×     | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1      |  |
| 1     | 0                                | 0     | 0         | 0     | 0      | 1      | 1      | 1      | 1      | 1      | 1      | 1      |  |
| 1     | 0                                | 0     | 0         | 1     | 1      | 0      | 1      | 1      | 1      | 1      | 1      | 1      |  |
| 1     | 0                                | 0     | 1         | 0     | 1      | 1      | 0      | 1      | 1      | 1      | 1      | 1      |  |
| 1     | 0                                | 0     | 1         | 1     | 1      | 1      | 1      | 0      | 1      | 1      | 1      | 1      |  |
| 1     | 0                                | 1     | 0         | 0     | 1      | 1      | 1      | 1      | 0      | 1      | 1      | 1      |  |
| 1     | 0                                | 1     | 0         | 1     | 1      | 1      | 1      | 1      | 1      | 0      | 1      | 1      |  |
| 1     | 0                                | 1     | 1         | 0     | 1      | 1      | 1      | 1      | 1      | 1      | 0      | 1      |  |
| 1     | 0                                | 1     | 1         | 1     | 1      | 1      | 1      | 1      | 1      | 1      | 1      | (      |  |



## 11. For the 4 bit comparator shown below, write down the expression of Y(A>B), Y(A=B) and Y(A<B). (7 points)



12. Draw the circuit implementation of the following SR latch using logic gates (not MOSFET). (7 points)



13. For the JK FF shown below, plot the wave diagram of Q and Q. Assume the initial Q and the output of the master stage are 0. (7 points)





- 14. For the circuit shown below (12 points, 4 points each)
- a) Write down the 驱动方程、状态方程、输出方程
- b) Plot the truth table
- c) Plot the state diagram (状态转换图)



## 15. Plot the wave diagram of Q3, Q2, Q1, Q0. Assume the initial state is 0000. (7 points)



- 16. For the circuit shown below (9 points, 3 points each)
- a) Write down the 驱动方程、状态方程、输出方程.
- b) Plot the truth table.
- c) Does the state change at rising edge or falling edge of CLK?



Ref. 1 Truth table of D and T FF

| D | Q   | Q* |
|---|-----|----|
| 0 | 0   | 0  |
| 0 | 1   | 0  |
| 1 | 0   | 1  |
| 1 | 1 ' | 1  |
|   |     |    |
| T | Q   | Q* |
| 0 | 0   | 0  |
| 0 | 1   | 1  |
| 1 | 0   | 1  |
| 1 | 1   | 0  |